Please use this identifier to cite or link to this item:
|Type:||Artigo de periódico|
|Title:||Proposal and implementation of a new interpolation technique for a double folding A/D converter|
|Abstract:||This proposal of a new interpolation technique is presented for application in a double folding A/D converter with interpolation. This interpolation technique is applied in the master latches of the A/D converter without consumption increase. Compared to resistive interpolation, this new interpolation technique has the advantage of avoiding the resistive interpolation ladder adding only three transistors in some master latches and the current is the same as in the simple master latch. A 6-bit A/D converter was designed and implemented in a 1.2 mu m BiCMOS process, an F-T of 8 GHz, to explain the implementation of interpolation circuitry and evaluate the experimental results. (C) 1999 Elsevier Science Ltd. All rights reserved.|
|Editor:||Elsevier Advanced Technology|
|Citation:||Microelectronics Journal. Elsevier Advanced Technology, v. 30, n. 12, n. 1213, n. 1219, 1999.|
|Appears in Collections:||Unicamp - Artigos e Outros Documentos|
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.