Please use this identifier to cite or link to this item:
|Title:||Mpsocbench: A Benchmark For High-level Evaluation Of Multiprocessor System-on-chip Tools And Methodologies|
|Abstract:||Recent design methodologies and tools aim at enhancing the design productivity by providing a software development platform before defining the final MPSoC architecture details. Motivated by the lack of MPSoC virtual platforms prototyping integrating both scalable hardware and software in order to create and evaluate new methodologies and tools, we present the MPSoCBench, a scalable set of MPSoCs including four different ISAs (PowerPC, MIPS, SPARC, and ARM) organized in platforms with up to 64 cores, cross-compilers, IPs, interconnections, 17 parallel versions of software from well-known benchmarks, and power consumption estimation for main components (processors, routers, memory, and caches), including DVFS support. (C) 2016 Elsevier Inc. All rights reserved.|
|Editor:||Academic Press Inc Elsevier Science|
|Citation:||Journal Of Parallel And Distributed Computing. Academic Press Inc Elsevier Science, v. 95, p. 138 - 157, 2016.|
|Appears in Collections:||Unicamp - Artigos e Outros Documentos|
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.